

# LCD MODULE SPECIFICATION

Model: DF-GLN0405---E1

# This module uses ROHS materials

For customer acceptance

| Customer | date |
|----------|------|
| Approved |      |
| Comments |      |

The standard product specification may change without prior notice in order to improve performance or quality. Please contact Display Future Ltd for updated specification and product status before design for the standard product or release of the order.

| Revision      | 1.0        |
|---------------|------------|
| Engineering   |            |
| Date          | 2018/01/26 |
| Our Reference |            |

# 1. ORDERING INFORMATION

# 1.1 Series Table

\* Some products in below table may not sell in our online store, please contact our sales by email for price or purchase

| LCD Type          | Backlight Color    | Graphic & Font Color | Background Color   |
|-------------------|--------------------|----------------------|--------------------|
| FSTN Positive     | Yellow Green Color | Black Color          | Yellow Green Color |
| STN Negative Blue | White Color        | White Color          | Blue Color         |
| FSTN Positive     | White Color        | Black Color          | White Color        |
| FSTN Positive     | Red Color          | Black Color          | Red Color          |
| FSTN Positive     | Green Color        | Black Color          | Green Color        |
| FSTN Positive     | Blue Color         | Black Color          | Blue Color         |
| FSTN Positive     | Purple Color       | Black Color          | Purple Color       |
| FSTN Positive     | Amber Color        | Black Color          | Amber Color        |
| FSTN Positive     | RGB Color          | Black Color          | RGB Color          |
| FFSTN Negative    | Yellow Green Color | Yellow Green Color   | Black Color        |
| FFSTN Negative    | White Color        | White Color          | Black Color        |
| FFSTN Negative    | Red Color          | Red Color            | Black Color        |
| FFSTN Negative    | Green Color        | Green Color          | Black Color        |
| FFSTN Negative    | Blue Color         | Blue Color           | Black Color        |
| FFSTN Negative    | Purple Color       | Purple Color         | Black Color        |
| FFSTN Negative    | Amber Color        | Amber Color          | Black Color        |
| FFSTN Negative    | RGB Color          | RGB Color            | Black Color        |

# 2. SPECIFICATION

# 2.1 Display Specification

| ITEM                  | STANDARD VALUE                                     | UNIT |
|-----------------------|----------------------------------------------------|------|
| Dot Matrix            | 192 x 64 Dots                                      |      |
| Display Connector     | FPC                                                |      |
| FPC Connector         | 1.0 mm Pitch Horizontal SMT Bottom Contact 36 Pins |      |
| Operating Temperature | -20 ~ +70                                          | .°C  |
| Storage Temperature   | -30 ~ +80                                          | °C   |
| Touch Panel Optional  | N/A                                                |      |
| Font Chip Optional    | Yes                                                |      |
| *Sunlight Readable    | No1,No3,No4,No5,No6,No7,No8,No9                    |      |

<sup>\*</sup>Row number (from the top) of 1.1 Series Table which modules are sunlight readable.

# 2.2 Mechanical Specification

| ITEM                              | STANDARD VALUE                      | UNIT |
|-----------------------------------|-------------------------------------|------|
| Outline Dimension with FPC Folded | 106.49(W) × 46.66(H) × 5.2(T) (MAX) | mm   |
| Visual Area                       | 102.89(W) × 36.06(H)                | mm   |
| Active Area                       | 97.486(W) × 32.462(H)               | mm   |
| Dot Size                          | 0.458×0.458                         | mm   |
| Dot Pitch                         | 0.508 ×0.508                        | mm   |
| Net Weight                        | ± 15% grams (typical)               | g    |

# 2.3 Electrical Specification

| ITEM       | STANDARD VALUE                                      | UNIT |
|------------|-----------------------------------------------------|------|
| IC Package | COG                                                 |      |
| Controller | IST3020                                             |      |
| Interface  | 8080 8-bit Parallel, 6800 8-bit Parallel,4-Wire SPI |      |

# 2.4 Optical Specification

| ITEM              | STANDARD VALUE            | UN  | IIT |
|-------------------|---------------------------|-----|-----|
| LCD Type          | Refer to 1.1 Series Table |     | -   |
| Backlight Color   | Refer to1.1 Series Table  |     | -   |
| Viewing Direction | 6:00                      | Clo | ck  |
| LCD Duty          | 1/64                      | Du  | ıty |
| LCD Bias          | 1/9                       | Bia | as  |

# 3. OUTLINE DRAWING



# 4. ELECTRICAL SPEC

# 4.1 Pin Configuration

| No.       Name         1       HPMB       Power supply control pin of the power supply circuit for LCD driver - HPMB = "H" : Normal mode - HPMB = "L" : High power supply mode Valid only at master operation. The pin fixed to HIGH or LOW at slate Microprocessor Interface Select input pin in parallel mode - C86 = "H" : 6800-series MPU interface - C86 = "L" : 8080-series MPU interface         2       C86       LCD driver supply voltages The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application. Voltages should have the following relationship; V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias         LCD Bias       V1       V2       V3       V5 | ave operation.                                                             |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|
| - HPMB = "H" : Normal mode - HPMB = "L" : High power supply mode Valid only at master operation. The pin fixed to HIGH or LOW at sla  Microprocessor Interface Select input pin in parallel mode  - C86 = "H" : 6800-series MPU interface - C86 = "L" : 8080-series MPU interface  LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  V4  V3  V2  V1  V0  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                     | ave operation.                                                             |  |  |  |  |  |
| - HPMB = "L" : High power supply mode  Valid only at master operation. The pin fixed to HIGH or LOW at sla  Microprocessor Interface Select input pin in parallel mode  - C86 = "H" : 6800-series MPU interface  - C86 = "L" : 8080-series MPU interface  LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational  amplifier for application.  Voltages should have the following relationship;  V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                 |                                                                            |  |  |  |  |  |
| Valid only at master operation. The pin fixed to HIGH or LOW at slate   Microprocessor Interface Select input pin in parallel mode  - C86 = "H" : 6800-series MPU interface - C86 = "L" : 8080-series MPU interface  LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  Voltages should have the following relationship;  V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                       |                                                                            |  |  |  |  |  |
| Microprocessor Interface Select input pin in parallel mode  - C86 = "H" : 6800-series MPU interface - C86 = "L" : 8080-series MPU interface  LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  Voltages should have the following relationship;  V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                               |                                                                            |  |  |  |  |  |
| 2 C86 - "H": 6800-series MPU interface - C86 = "L": 8080-series MPU interface  LCD driver supply voltages The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  Voltages should have the following relationship; V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                | an                                                                         |  |  |  |  |  |
| - C86 = "L" : 8080-series MPU interface  LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  V4  V3  V2  V1  V0  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | an                                                                         |  |  |  |  |  |
| LCD driver supply voltages  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  Voltages should have the following relationship;  V0 ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | an                                                                         |  |  |  |  |  |
| The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  V4 V3 V2 V1 V1 V0  The voltage determined by LCD pixel is impedance- converted by a operational amplifier for application.  Voltages should have the following relationship;  V0 $\geq$ V1 $\geq$ V2 $\geq$ V3 $\geq$ V4 $\geq$ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                   | an                                                                         |  |  |  |  |  |
| operational amplifier for application.  V4 V3 V2 V1 V0 When the internal power circuit is active, these voltages are general following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | an                                                                         |  |  |  |  |  |
| amplifier for application.  Voltages should have the following relationship;  V0 $\geq$ V1 $\geq$ V2 $\geq$ V3 $\geq$ V4 $\geq$ VSS  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                            |  |  |  |  |  |
| Voltages should have the following relationship; $V_0 \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5$ When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                            |  |  |  |  |  |
| Voltages should have the following relationship;<br>$V3$ $V0 \ge V1 \ge V2 \ge V3 \ge V4 \ge VSS$<br>When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                            |  |  |  |  |  |
| V2<br>V1<br>V0<br>V1 $V0 \ge V1 \ge V2 \ge V3 \ge V4 \ge VSS$<br>When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                            |  |  |  |  |  |
| V1 V0  When the internal power circuit is active, these voltages are general following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                            |  |  |  |  |  |
| following as following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | When the internal power circuit is active, these voltages are generated as |  |  |  |  |  |
| following table according to the state of LCD bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | following as                                                               |  |  |  |  |  |
| LCD Bias V1 V2 V3 V5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | following table according to the state of LCD bias                         |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                            |  |  |  |  |  |
| 1/9 Bias (8/9) x V0 (7/9) x V0 (2/9) x V0 (1/9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9) x V0                                                                    |  |  |  |  |  |
| 1/7 Bias (6/7) x V0 (5/7) x V0 (2/7) x V0 (1/7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7) x V0                                                                    |  |  |  |  |  |
| 8 CAP2- Capacitor 2 negative connection pin for voltage converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                            |  |  |  |  |  |
| 9 CAP2+ Capacitor 2 positive connection pin for voltage converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                            |  |  |  |  |  |
| 10 CAP1+ Capacitor 1 positive connection pin for voltage converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |  |  |  |  |  |
| 11 CAP1- Capacitor 1 negative connection pin for voltage converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |  |  |  |  |  |
| 12 CAP3+ Capacitor 3 positive connection pin for voltage converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |  |  |  |  |  |
| 13 VPP VPP is the power pin of embedded OTP (One-Time Programming)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | non-volatile                                                               |  |  |  |  |  |
| memory circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                            |  |  |  |  |  |
| Only during OTP programming cycle VPP should connect to an exte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ternal power                                                               |  |  |  |  |  |
| source (about $6.5V \pm 0.25V$ ). On the other cases, just keep this pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ı open.                                                                    |  |  |  |  |  |
| 14 VOUT Voltage input / output pin Connect this pin to VSS through capacitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | or.                                                                        |  |  |  |  |  |
| 15 VDD Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |  |  |  |  |  |
| 16 PS Parallel / serial data input select input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                            |  |  |  |  |  |
| PS Interfac Chip Data / Data R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Social alask                                                               |  |  |  |  |  |
| e mode select instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Serial clock                                                               |  |  |  |  |  |
| H Parallel CS1B, A0 D0 to D RDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Senai Clock                                                                |  |  |  |  |  |
| CS2 WRB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - Serial Clock                                                             |  |  |  |  |  |

|       |         | L                                                                                                                                                                                                                                                                                                                    | Serial                                                                            | CS1B,<br>CS2                             | A0         | SID(D7)                        |                                                                  | SCLK(D6)                                                                    |
|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------|------------|--------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------|
| 17-24 | DB7-DB0 | 8-bit bi-directional data bus that is connected to the standard 8-bit microprocessor data bus. When the serial interface selected (PS = "L");  - DB0 to DB5 : Keep VDD or VSS  - DB6 : serial input clock (SCLK)  - DB7 : serial input data (SID)  When chip select is not active, DB0 to DB7 may be high impedance. |                                                                                   |                                          |            |                                |                                                                  |                                                                             |
| 25    | E_RD    | Read / Writ                                                                                                                                                                                                                                                                                                          | N                                                                                 | n control pir<br>MPU Type<br>5800-Series | E_RD       | В                              | - RW = When I DB0 to in an output - RW = data or DB7 ar at the f | Write input pin "H": E is "H", DB7 are status. "L": The in DB0 to e latched |
|       |         | L                                                                                                                                                                                                                                                                                                                    | 8080-Series RDB Read enable clock input When / RD "L", DB0 to are in an o status. |                                          |            | nput pin<br>RDB is<br>0 to DB7 |                                                                  |                                                                             |
| 26    | R/W_WR  |                                                                                                                                                                                                                                                                                                                      |                                                                                   | n control pir                            |            |                                | 1                                                                | 1                                                                           |
|       |         | C86<br>H                                                                                                                                                                                                                                                                                                             |                                                                                   | MPU Type<br>8800-Series                  | RW_V<br>RW | VRB                            | - RW =                                                           |                                                                             |
|       |         | L                                                                                                                                                                                                                                                                                                                    | 8                                                                                 | 3080-Series                              | WRB        |                                |                                                                  | are at the                                                                  |

| 27 | AO         | Register select input pin                                                    |
|----|------------|------------------------------------------------------------------------------|
|    |            | - A0 = "H" : DB0 to DB7 are display data                                     |
|    |            | - A0 = "L" : DB0 to DB7 are control data                                     |
| 28 | RESET      | Reset input pin, When RESB is "L" and initialization is executed.            |
| 29 | CSB        | Chip select input pins                                                       |
|    |            | Data / instruction I/O is enabled only when CS1B is "L" and CS2 is "H". when |
|    |            | chip                                                                         |
|    |            | select is non-active, DB0 to DB7 may be high impedance                       |
| 30 | VSS        | Ground                                                                       |
| 31 | VCC(FONT)  | Positive Power supply for font chip                                          |
| 32 | SO(FONT)   | Serial data output for font chip                                             |
| 33 | SI(FONT)   | Serial data input for font chip                                              |
| 34 | SCLK(FONT) | Serial clock input for font chip                                             |
| 35 | VSS(FONT)  | Ground for font chip                                                         |
| 36 | CS(FONT)   | Chip enable input for font chip                                              |

# 4.2 Absolute Maximum Ratings

| ITEM                         | SYMBOL  | MIN. | TYP. | MAX.    | UNIT |
|------------------------------|---------|------|------|---------|------|
| Power Supply for Logic       | VDD-VSS | -0.3 | -    | +7.0    | V    |
| Power Supply for LCD         | VOUT    | -0.3 | -    | +17.0   | V    |
| Input Voltage                | VIN     | -0.3 | -    | VDD+0.3 | V    |
| Supply Current for Backlight | ILED    | -    | -    | 125     | mA   |

# 4.3 Electrical Characteristics

| ITEM                         | SYMBOL  | CONDITION | MIN.   | TYP. | MAX.   | UNIT |
|------------------------------|---------|-----------|--------|------|--------|------|
| Power Supply for LCM         | VDD-VSS | -         | 2.7    | 3.0  | 3.3    | V    |
| Input Voltage                | VIL     | L Level   | VSS    | -    | 0.2VDD | V    |
|                              | VIH     | H Level   | 0.8VDD | -    | VDD    | V    |
| LCD Driving Voltage          | V0-VSS  | -         | 8.8    | 9.0  | 9.2    | V    |
| Supply Current for LCM       | IDD     | VDD=3.0V  | -      | -    | 800.0  | uA   |
| Supply Current for Backlight | ILED    | -         | 50     | 75   | 100    | mA   |
| Power Supply for Backlight   | VLED    | -         | 2.9    | 3.0  | 3.2    | V    |
| (White,Blue,Green Color)     |         |           |        |      |        |      |
| Power Supply for Backlight   | VLED    | -         | 1.8    | 2.2  | 2.2    | V    |
| (Red,Purple,Amber Color)     |         |           |        |      |        |      |
| Power Supply for Backlight   | VLED    | -         | 1.8    | 2.2  | 2.2    | V    |
| (Yellow Green Color)         |         |           |        |      |        |      |

# I. INSPECTION CRITERIA

### I.1 Acceptable Quality Level

Each lot should satisfy the quality level defined as follows

| PARTITION | AQL  | DEFINITION                                                         |  |
|-----------|------|--------------------------------------------------------------------|--|
| A. Major  | 0.4% | Functional defective as product                                    |  |
| B. Minor  | 1.5% | Satisfy all functions as product but not satisfy cosmetic standard |  |

#### I.2 Definition of Lot

One lot means the delivery quantity to customer at one time.

# I.3 Condition of Cosmetic Inspection

- ♦ INSPECTION AND TEST
  - -FUNCTION TEST
  - -APPEARANCE INSPECTION
  - -PACKING SPECIFICTION

#### **♦ INSPECTION CONDITION**

- Put under the lamp (20W) at a distance 100mm from
- Tilt upright 45 degree by the front (back) to inspect LCD appearance.

### ◆ AQL INSPECTION LEVEL

- SAMPLING METHOD: MIL-STD-105D

- SAMPLING PLAN: SINGLE

MAJOR DEFECT: 0.4% (MAJOR)MINOR DEFECT: 1.5% (MINOR)GENERAL LEVEL: II/NORMAL

# I.4 Module Cosmetic Criteria

| NO. | Item                     | Judgment Criterion                                                                                                                                                                                   | Partition |
|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 1   | Difference in Spec.      | None allowed                                                                                                                                                                                         | Major     |
| 2   | Pattern Peeling          | No substrate pattern peeling and floating                                                                                                                                                            | Major     |
| 3   | Soldering defects        | No soldering missing                                                                                                                                                                                 | Major     |
|     |                          | No soldering bridge                                                                                                                                                                                  | Major     |
|     |                          | No cold soldering                                                                                                                                                                                    | Minor     |
| 4   | Resist flaw on substrate | Invisible copper foil( ⊄ 0.5mm or more)on substrate pattern                                                                                                                                          | Minor     |
| 5   | Accretion of metallic    | No soldering dust                                                                                                                                                                                    | Minor     |
|     | Foreign matter           | No accretion of metallic foreign matters(Not exceed ⊄ 0.2mm)                                                                                                                                         |           |
| 6   | Stain                    | No stain to spoil cosmetic badly                                                                                                                                                                     | Minor     |
| 7   | Plate discoloring        | No plate fading,rusting and discoloring                                                                                                                                                              | Minor     |
| 8   | Solder amount            | a. Soldering side of PCB                                                                                                                                                                             | Minor     |
|     | 1.Lead parts             | Solder to form a'Filet' all around the lead. Solder should not hide the lead form perfectly.(too much) b.Components side (In case of 'Through Hole PCB')  Solder to reach the Components side of PCB | Minus     |
|     | 2.Flat packages          | Either 'toe'(A) or 'heal' (B) of the lead to be covered by 'Filet'  Lead form to be assume over  Solder.                                                                                             | Minor     |
|     | 3.Chips                  | (3/2) H≥h≥(1/2)H                                                                                                                                                                                     | Minor     |

| 9  | Backlight defects | 1.Light fails or flickers.(Major) 2. Color and luminance do not correspond to specifications. (Major) 3.Exceeds standards for display's blemishes, foreign matter, dark lines or scratches.(Minor)                                                                                                                      | See<br>list      |
|----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 10 | PCB defects       | Oxidation or contamination on connectors.*  2. Wrong parts, missing parts, or parts not in specification.*  3.Jumpers set incorrectly.(Minor)  4.Solder(if any)on bezel,LED pad,zebra pad,or screw hole pad is not smooth.(Minor)  *Minor if display functions correctly.Major if the display fails.                    | See<br>list<br>↓ |
| 11 | Soldering defects | <ol> <li>Unmelted solder paste.</li> <li>Cold solder joints,missing solder connections,or oxidation.*</li> <li>Solder bridges causing short circuits.*</li> <li>Residue or solder balls.</li> <li>Solder flux is black or brown.</li> <li>*Minor if display functions correctly. Major if the display fails.</li> </ol> | Minor            |

# I.5 Screen Cosmetic Criteria (Non-Operating)

| No. | Defect            | Judgment Criterion                                                           |                                                               | Partition |
|-----|-------------------|------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|
| 1   | Spots             | In accordance with Screen Cosmetic Criteria (Operating) No.1.                |                                                               | Minor     |
| 2   | Lines             | In accordance with Screen Cosme                                              | In accordance with Screen Cosmetic Criteria (Operation) No.2. |           |
| 3   | Bubbles in        |                                                                              |                                                               | Minor     |
|     | Polarizer         | Size: d mm                                                                   | Acceptable Qty in active area                                 |           |
|     |                   | d≦0.3                                                                        | Disregard                                                     |           |
|     |                   | 0.3 <d≦1.0< td=""><td>3</td><td></td></d≦1.0<>                               | 3                                                             |           |
|     |                   | 1.0 <d≦1.5< td=""><td>1</td><td></td></d≦1.5<>                               | 1                                                             |           |
|     |                   | 1.5 <d< td=""><td>0</td><td></td></d<>                                       | 0                                                             |           |
|     |                   |                                                                              |                                                               |           |
| 4   | Scratch           | In accordance with spots and lines operating cosmetic criteria, When the     |                                                               | Minor     |
|     |                   | light reflects on the panel surface, the scratches are not to be remarkable. |                                                               |           |
| 5   | Allowable density | Above defects should be separated more than 30mm each other.                 |                                                               | Minor     |
| 6   | Coloration        | Not to be noticeable coloration in the viewing area of the LCD panels.       |                                                               | Minor     |
|     |                   | Back-lit type should be judged with back-lit on state only.                  |                                                               |           |
| 7   | Contamination     | Not to be noticeable.                                                        |                                                               | Minor     |

I.6 Screen Cosmetic Criteria (Operating)

| No. | Defect | Judgmei                                                                                                                                | nt Criterion                            | Partition |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------|
| 1   | Spots  | A) Clear                                                                                                                               |                                         | Minor     |
|     |        | Size:d mm                                                                                                                              | Acceptable Qty in active area           |           |
|     |        | d≦0.1                                                                                                                                  | Disregard                               |           |
|     |        | 0.1 <d≦0.2< th=""><th>6</th><th></th></d≦0.2<>                                                                                         | 6                                       |           |
|     |        | 0.2 <d≦0.3< th=""><th>2</th><th></th></d≦0.3<>                                                                                         | 2                                       |           |
|     |        | 0.3 <d< th=""><th>0</th><th></th></d<>                                                                                                 | 0                                       |           |
|     |        | Note: Including pin holes and defecti                                                                                                  | ive dots which must be within one pixel |           |
|     |        | Size.                                                                                                                                  |                                         |           |
|     |        | B) Unclear                                                                                                                             |                                         |           |
|     |        | Size:d mm                                                                                                                              | Acceptable Qty in active area           |           |
|     |        | d≦0.2                                                                                                                                  | Disregard                               |           |
|     |        | 0.2 <d≦0.5< th=""><th>6</th><th></th></d≦0.5<>                                                                                         | 6                                       |           |
|     |        | 0.5 <d≦0.7< th=""><th>2</th><th></th></d≦0.7<>                                                                                         | 2                                       |           |
|     |        | 0.7 <d< th=""><th>0</th><th></th></d<>                                                                                                 | 0                                       |           |
| 2   | Lines  | A) Clear                                                                                                                               |                                         | Minor     |
|     |        | L 5.0 2.0  © (6)  0.02 0.05  Note: () – Acceptable Qty in active a L - Length (mm) W -Width(mm)  ∞-Disregard B) Unclear  L 10.0  © (6) | See No.1  0.1  rea  (0)                 |           |
|     |        | 2.0                                                                                                                                    | See No.1  .3 0.5                        |           |

| No. | Defect            | Judgment Criterion                                                                                                                                                                            |       |  |
|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| 3   | Rubbing line      | Not to be noticeable.                                                                                                                                                                         |       |  |
| 4   | Allowable density | Above defects should be separated more than 10mm each other.                                                                                                                                  | Minor |  |
| 5   | Rainbow           | Not to be noticeable.                                                                                                                                                                         | Minor |  |
| 6   | Dot size          | To be 95%~105%of the dot size (Typ.) in drawing.                                                                                                                                              | Minor |  |
|     |                   | Partial defects of each dot (ex.pin-hole) should be treated as'spot'.                                                                                                                         |       |  |
|     |                   | (see Screen Cosmetic Criteria (Operating) No.1)                                                                                                                                               |       |  |
| 7   | Brightness        | Brightness Uniformity must be BMAX/BMIN≦2                                                                                                                                                     | Minor |  |
|     | (only back-lit    | - BMAX :Max.value by measure in 5 points                                                                                                                                                      |       |  |
|     | Module)           | - BMIN : Min.value by measure in 5 points                                                                                                                                                     |       |  |
|     | ,                 | Divide active area into 4 vertically and horizontally.                                                                                                                                        |       |  |
|     |                   | Measure 5 points shown in the following figure.                                                                                                                                               |       |  |
|     |                   |                                                                                                                                                                                               |       |  |
| 8   | Contrast          | Contrast Uniformity must be BmAX/BMIN≦2                                                                                                                                                       | Minor |  |
|     | Uniformity        | Measure 5 points shown in the following figure.                                                                                                                                               |       |  |
|     |                   | Dashed lines divide active area into 4 vertically and horizontally.                                                                                                                           |       |  |
|     |                   | Measuring points are located at the inter-sections of dashed line.  Note: BMAX – Max.value by measure in 5 points.  BMIN – Min.value by measure in 5 points.  O – Measuring points in  © 10mm |       |  |
|     |                   | O – Measuring points in ⊄10mm.                                                                                                                                                                |       |  |

### Note:

- (1) Size: d=(long length + short length)/2
- (2) The limit samples for each item have priority.
- (3) Complexed defects are defined item by item, but if the number of defects is defined in above table, the total number should not exceed 10.

(4) In case of 'concentration', even the spots or the lines of 'disregarded' size should not be allowed. Following three situations

Should be treated as 'concentration'.

- -10 or over defects in circle of ⊄10mm

### II. PRECAUTIONS FOR USING

**II.1 Handling Precautions** 

- ◆ This device is susceptible to Electro-Static Discharge (ESD) damage. Observe Anti-Static precautions.
- ◆ Display Future display panel is made of glass. Do not subject it to a mechanical shock by dropping it or impact.
- ◆ If Display Future display panel is damaged and the liquid crystal substance leaks out, be sure not to get any in your mouth. If the substance contacts your skin or clothes, wash it off using soap and water.
- ◆ Do not apply excessive force to the Display Future display surface or the adjoining areas since this may cause the color tone to vary.
- ◆ The polarizer covering the Display Future display surface of the LCD module is soft and easily scratched. Handle this polarizer carefully.
- ◆ If Display Future display surface becomes contaminated, breathe on the surface and gently wipe it with a soft dry cloth. If it is heavily contaminated, moisten cloth with one of the following Isopropyl or alcohol.
- Solvents other than those above-mentioned may damage the polarizer. Especially, do not use the Water.
- ◆ Exercise care to minimize corrosion of the electrode. Corrosion of the electrodes is accelerated by water droplets, moisture condensation or a current flow in a high-humidity environment.
- ◆ Install the Display Future LCD Module by using the mounting holes. When mounting the LCD module make sure it is free of twisting, warping and distortion. In particular, do not forcibly pull or bend the cable or the backlight cable.
- ◆ Do not attempt to disassemble or process Display Future LCD module.
- ◆ NC terminal should be open. Do not connect anything.
- ◆ If the logic circuit power is off, do not apply the input signals.
- ◆ To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - -Be sure to ground the body when handling Display Future LCD modules.
  - -Tools required for assembling, such as soldering irons, must be properly grounded.
  - -To reduce the amount of static electricity generated, do not conduct assembling and other work under dry conditions.
  - -The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

### **II.2 Power Supply Precautions**

- ◆ Identify and, at all times, observe absolute maximum ratings for both logic and LC drivers. Note that there is some variance between models.
- Prevent the application of reverse polarity to VDD and VSS, however briefly.
- ◆ Use a clean power source free from transients. Power-up conditions are occasionally jolting and may exceed the maximum ratings of Display Future modules.
- ◆ The VDD power of Display Future module should also supply the power to all devices that may access the display. Don't allow the data bus to be driven when the logic supply to the module is turned off.

#### **II.3** Operating Precautions

- ◆ DO NOT plug or unplug Display Future module when the system is powered up.
- ◆ Minimize the cable length between Display Future module and host MPU.
- ◆ For models with backlights, do not disable the backlight by interrupting the HV line. Unload inverters produce voltage extremes that may arc within a cable or at the display.
- ◆ Operate Display Future module within the limits of the modules temperature specifications.

#### II.4 Mechanical/Environmental Precautions

- ◆ Improper soldering is the major cause of module difficulty. Use of flux cleaner is not recommended as they may seep under the electrometric connection and cause display failure.
- ◆ Mount Display Future module so that it is free from torque and mechanical stress.
- ◆ Surface of the LCD panel should not be touched or scratched. The display front surface is an easily scratched, plastic polarizer. Avoid contact and clean only when necessary with soft, absorbent cotton dampened with petroleum benzene.
- ◆ Always employ anti-static procedure while handling Display Future module.
- ◆ Prevent moisture build-up upon the module and observe the environmental constraints for storage tem
- ◆ Do not store in direct sunlight
- If leakage of the liquid crystal material should occur, avoid contact with this material, particularly ingestion.
   If the body or clothing becomes contaminated by the liquid crystal material, wash thoroughly with water and soap

### II.5 Storage Precautions

When storing the LCD modules, avoid exposure to direct sunlight or to the light of fluorescent lamps. Keep Display Future modules in bags (avoid high temperature / high humidity and low temperatures below 0C. Whenever possible, Display Future LCD modules should be stored in the same conditions in which they were shipped from our company.

#### II.6 Others

Liquid crystals solidify under low temperature (below the storage temperature range) leading to defective orientation or the generation of air bubbles (black or white). Air bubbles may also be generated if the module is subject to a low temperature.

If Display Future LCD modules have been operating for a long time showing the same display patterns, the

display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. A normal operating status can be regained by suspending use for some time. It should be noted that this phenomenon does not adversely affect performance reliability.

To minimize the performance degradation of the LCD modules resulting from destruction caused by static electricity etc., exercise care to avoid holding the following sections when handling the modules.

- -Exposed area of the printed circuit board.
- -Terminal electrode sections.

# **III. USING LCD MODULES**

### III.1 Liquid Crystal Display Modules

Display Future LCD is composed of glass and polarizer. Pay attention to the following items when handling.

- ◆ Please keep the temperature within specified range for use and storage. Polarization degradation, bubble generation or polarizer peel-off may occur with high temperature and high humidity.
- ◆ Do not touch, push or rub the exposed polarizers with anything harder than an HB pencil lead (glass, tweezers, etc.).
- ◆ N-hexane is recommended for cleaning the adhesives used to attach front/rear polarizers and reflectors made of organic substances which will be damaged by chemicals such as acetone, toluene, ethanol and isopropylalcohol.
- ◆ When Display Future display surface becomes dusty, wipe gently with absorbent cotton or other soft material like chamois soaked in petroleum benzin. Do not scrub hard to avoid damaging the display surface.
- Wipe off saliva or water drops immediately, contact with water over a long period of time may cause deformation or color fading.
- Avoid contacting oil and fats.
- ◆ Condensation on the surface and contact with terminals due to cold will damage, stain or dirty the polarizers.

  After products are tested at low temperature they must be warmed up in a container before coming is contacting with room temperature air.
- ◆ Do not put or attach anything on Display Future display area to avoid leaving marks on.
- ◆ Do not touch the display with bare hands. This will stain the display area and degradate insulation between terminals (some cosmetics are determinated to the polarizers).
- ◆ As glass is fragile. It tends to become or chipped during handling especially on the edges. Please avoid dropping or jarring.

### III.2 Installing LCD Modules

- ◆ Cover the surface with a transparent protective plate to protect the polarizer and LC cell.
- ♦ When assembling the LCM into other equipment, the spacer to the bit between the LCM and the fitting plate should have enough height to avoid causing stress to the module surface, refer to the individual specifications for measurements. The measurement tolerance should be ±0.1mm.

### III.3 Precaution for Handling LCD Modules

Since Display Future LCM has been assembled and adjusted with a high degree of precision; avoid applying excessive shocks to the module or making any alterations or modifications to it.

- ◆ Do not alter, modify or change the shape of the tab on the metal frame.
- ◆ Do not make extra holes on the printed circuit board, modify its shape or change the positions of components to be attached.
- ◆ Do not damage or modify the pattern writing on the printed circuit board.
- ◆ Absolutely do not modify the zebra rubber strip (conductive rubber) or heat seal connector.
- Except for soldering the interface, do not make any alterations or modifications with a soldering iron.
- ◆ Do not drop, bend or twist Display Future LCM.

### III.4 Electro-Static Discharge Control

Since this module uses a CMOS LSI, the same careful attention should be paid to electrostatic discharge as for an ordinary CMOS IC.

- Make certain that you are grounded when handing LCM.
- ◆ Before remove LCM from its packing case or incorporating it into a set, be sure the module and your body have the same electric potential.
- ♦ When soldering the terminal of LCM, make certain the AC power source for the soldering iron does not leak.
- When using an electric screwdriver to attach LCM, the screwdriver should be of ground potentiality to minimize as much as possible any transmission of electromagnetic waves produced sparks coming from the commutator of the motor.
- ◆ As far as possible make the electric potential of your work clothes and that of the work bench the ground potential.
- ◆ To reduce the generation of static electricity be careful that the air in the work is not too dried. A relative humidity of 50%-60% is recommended.

### III.5 Precaution for Soldering to Display Future LCM

- ◆ Observe the following when soldering lead wire, connector cable and etc. to the LCM.
  - -Soldering iron temperature : 280  $^{\circ}$ C  $\pm$  10  $^{\circ}$ C
  - -Soldering time: 3-4 sec.
  - -Solder: eutectic solder.

If soldering flux is used, be sure to remove any remaining flux after finishing to soldering operation. (This does not apply in the case of a non-halogen type of flux.) It is recommended that you protect the LCD surface with a cover during soldering to prevent any damage due to flux spatters.

- ♦ When soldering the electroluminescent panel and PC board, the panel and board should not be detached more than three times. This maximum number is determined by the temperature and time conditions mentioned above, though there may be some variance depending on the temperature of the soldering iron.
- ◆ When remove the electroluminescent panel from the PC board, be sure the solder has completely melted, the soldered pad on the PC board could be damaged.

#### III.6 Precaution for Operation

- ◆ Viewing angle varies with the change of liquid crystal driving voltage (VO). Adjust VO to show the best contrast.
- ◆ Driving the Display Future LCD in the voltage above the limit shortens its life.
- ◆ Response time is greatly delayed at temperature below the operating temperature range. However, this does not mean the LCD will be out of the order. It will recover when it returns to the specified temperature range.
- ◆ If Display Future display area is pushed hard during operation, the display will become abnormal. However, it will return to normal if it is turned off and then back on.
- ◆ Condensation on terminals can cause an electrochemical reaction disrupting the terminal circuit. Therefore, it must be used under the relative condition of 40°C, 50% RH.
- ◆ When turning the power on, input each signal after the positive/negative voltage becomes stable.

### **III.7 Limited Warranty**

Unless agreed between Display Future and customer, Display Future will replace or repair any of its LCD modules which are found to be functionally defective when inspected in accordance with Display Future LCD acceptance standards (copies available upon request) for a period of one year from date of shipments. Cosmetic/visual defects must be returned to Display Future within 90 days of shipment. Confirmation of such date shall be based on freight documents. The warranty liability of Display Future limited to repair and/or replacement on the terms set forth above. Display Future will not be responsible for any subsequent or consequential events.

#### III.8 Return Policy

No warranty can be granted if the precautions stated above have been disregarded. The typical examples of violations are:

- -Broken LCD glass.
- -PCB eyelet damaged or modified.
- -PCB conductors damaged.
- -Circuit modified in any way, including addition of components.
- -PCB tampered with by grinding, engraving or painting varnish.
- -Soldering to or modifying the bezel in any manner.

Module repairs will be invoiced to the customer upon mutual agreement. Modules must be returned with sufficient description of the failures or defects. Any connectors or cable installed by the customer must be removed completely without damaging the PCB eyelet's, conductors and terminals

### That's the end of the datasheet

https://www.displayfuture.com