

# MULTI-INNO TECHNOLOGY CO., LTD.

# LCD MODULE SPECIFICATION

Model: MI1602M

| Revision      |  |
|---------------|--|
| Engineering   |  |
| Date          |  |
| Our Reference |  |

# **CONTENTS**

| NO | ITEM                                                  | PAGE |
|----|-------------------------------------------------------|------|
| 1  | COVER                                                 | 1    |
| 2  | CONTENTS                                              | 2    |
| 3  | PRECAUTIONS FOR LCM                                   | 3    |
| 4  | OPTICAL DEFINITIONS                                   | 5    |
| 5  | TIMING CHARACTERISTICS AND ELECTRICAL CHARACTERISTICS | 6    |
| 6  | FUNCTION DESCRIPTION                                  | 8    |
| 7  | INSTRUCTION DESCRIPTION                               | 13   |
| 8  | QUALITY AND RELIABILITY                               | 20   |
| 9  | OUTLINE DIMENSION                                     | 22   |
| 10 | OPERATING OPTION                                      | 23   |

#### 3. PRECAUTIONS FOR LCM

# 3.1 Precautions in handling LCD Modules (hereinafter LCMs)

Multi-Inno's LCMs have been assembled and accurately calibrated before delivery.

Please observe the following criteria when handling.

- A. Do not subject the module to excessive shock.
- B. Do not modify the tab on the metal holder.
- C. Do not tamper with the printed circuit board.
- D. Limit the soldering of the printed circuit board to I/O terminals only.
- E. Do not touch the zebra strip nor modify its location.

# 3.2 Static electricity warning

Multi-Inno's LCM uses CMOS LSI technology. Therefore, strict measures to avoid static electricity discharge are followed through all processes from manufacturing to shipping. When handling a LCM, take sufficient care to prevent static electricity discharge as you would any CMOS IC.

A. Do not take the LCM from its anti-static bag until it's to be assembled.

LCM's are individually packaged in bags specially treated to resist static electricity. When storing, keep the LCM packed in the original bags, or store them in a container processed to be resistant to static electricity, or in an electric conductive container.

B. Always use a ground strap when handling a LCM.

Always use a ground strap while working with the module, from the time it is taken out of the anti-static bag until it is assembled. If it is necessary to transfer the LCM, once it has been taken out of the bag, always place it in an electric conductive container. Avoid wearing clothes made of chemical fibers, the use of cotton or conductive treated fiber clothing is recommended.

C. Use a no-leak iron for soldering the LCM.

The soldering iron to be used for soldering the I/O terminals to the LCM are to be insulated or grounded at the iron tip.

D. Always ground electrical apparatuses required for assembly.

Electrical apparatuses required to assemble the LCM into a product, i.e. electrical screw drivers, are to be first grounded to avoid transmitting spike noises from the motor.

E. Assure that the work bench is properly grounded.

F. Peel off the LCM protective film slowly.

The module is attached with a film to protect the display surface from contamination, damage, adhesion of flux, etc. Peeling off this film abruptly could cause static electricity to be generated, so peel the tape slowly.

G. Pay attention to the humidity in the work area.

50~60% RH is recommended.

# 3.3 Precautions for the soldering of a LCM

The following procedures should be followed when soldering the LCM:

A. Solder only to the I/O terminal.

B. Use a no leakage soldering iron and pay particular attention to the following:

(1) Conditions for soldering I/O terminals

Temperature at iron tip: 280°C + 10°C

Soldering time: 3~4 sec/terminal

Type of solder: Eutectic solder (rosin flux filled)

Note: (Avoid using flux, because it could penetrate the module and the module may get contaminated during cleaning.) Peel off protective film after soldering the I/O terminals. By following this procedure, the surface contamination caused by the dispersion of flux while soldering can be avoided.

(2) Removing the wiring

(When a lead wire, or a connector to the I/O terminal of the module is to be removed, remove it only after the solder at the connection has sufficiently melted since the I/O terminal is a through hole.) If it is forcefully removed, it could cause the terminal to break or peel. The recommended procedure is to use a suction-type solder remover. Caution: do not reheat the I/O terminal more than 3 times.

#### 3.4 Long-term storage

If the correct method of storage is not followed, deterioration of the display material (polarizer) and oxidation of the I/O terminal plating may make the process of soldering difficult. Please comply with the following procedure.

A. Store in the shipping container.

B. If the shipping container is not available, place in anti-static bags and seal the opening.

C. Store the modules where they are not subjected to direct sunlight or a fluorescent lamp.

D.Store in a tempeature range of  $0^{\circ}$ C  $-35^{\circ}$ C with low relative humidity.

#### 3.5 Precautions in use of LCD modules

- A. Do not give any external shock.
- B. Do not wipe the surface with hard materials.
- C. Do not apply excessive force on the surface.
- D. Do not expose to direct sunlight or fluorescent light for a long time.
- E. Avoid storage in high temperature and high humidity.
- F. When storage for a long time at  $40^{\circ}$ C or higher is required, R/H should be less than  $60^{\circ}$ M.
- G. Liquid in LCD is hazardous substance. Do not lick, swallow when the liquid is attached to your hands, skin, clothes etc. Wash it out thoroughly.

#### 4. OPTICAL DEFINITIONS

## 4.1 Definition of angle $\theta$ and $\phi$



1 051117 E 111 E

#### 4.3 Definition of contrast "K"



# 4.5 Definition of contrast "K"



## 4.2 Definition of viewing angle $\phi 1$ and $\phi 2$



## 4.4 Definition of optical response



## 4.6 Definition of optical response



MULTI-INNO TECHNOLOGY CO., LTD

**MI1602M** 

**PAGE:2/23** 

# **5. Timing Characteristics and Electrical Characteristics**

# **5.1 Timing Characteristics**

(VDD=4.5V to 5.5V, Ta=-30 to +85  $^{\circ}\text{C}$  )

| Mode                | Item                      | Symbol           | Min | Type | Max | Unit |
|---------------------|---------------------------|------------------|-----|------|-----|------|
|                     | E Cycle Time              | ts               | 500 |      |     | ns   |
|                     | E Rise / Fall Time        | tr, tf           | _   |      | 20  | ns   |
| XX '4 X4 1          | E Pulse Width (High, Low) | tw               | 230 |      |     | ns   |
| Write Mode          | R/W and RS Setup Time     | tsu1             | 40  |      |     | ns   |
| (Refer to Figure 1) | R/W and RS Hold Time      | th1              | 10  |      |     | ns   |
|                     | Data Setup Time           | tsu2             | 80  |      |     | ns   |
|                     | Data Hold Time            | th2              | 10  |      |     | ns   |
|                     | E Cycle Time              | tc               | 500 |      |     | ns   |
|                     | E Rise / Fall Time        | tr,tf            |     |      | 20  | ns   |
| D 1 1               | E Pulse Width (High, Low) | tw               | 230 |      |     | ns   |
| Read mode           | R/W and RS Setup Time     | tsu              | 40  |      |     | ns   |
| (refer to figure 2) | R/W and RS Hold Time      | th               | 10  |      |     | ns   |
|                     | Data Output Time          | $t_{\mathrm{D}}$ |     |      | 120 | ns   |
|                     | Data Hold Time            | t <sub>DH</sub>  | 5   |      |     | ns   |

(VDD=2.7V to 4.5V, Ta=-30 to  $+85^{\circ}C$ )

| Mode                | Item                      | Symbol          | Min  | Type | Max | Unit |
|---------------------|---------------------------|-----------------|------|------|-----|------|
|                     | E Cycle Time              | tc              | 1000 |      |     | ns   |
|                     | E Rise / Fall Time        | tr, tf          | _    |      | 25  | ns   |
| W.:4- M- 1-         | E Pulse Width (High, Low) | tw              | 450  |      |     | ns   |
| Write Mode          | R/W and RS Setup Time     | tsu1            | 60   |      |     | ns   |
| (Refer to Figure 1) | R/W and RS Hold Time      | th1             | 20   |      |     | ns   |
|                     | Data Setup Time           | tsu2            | 195  |      |     | ns   |
|                     | Data Hold Time            | th2             | 10   |      |     | ns   |
|                     | E Cycle Time              | tc              | 1000 |      |     | ns   |
|                     | E Rise / Fall Time        | tr,tf           |      |      | 25  | ns   |
| D 1 1 -             | E Pulse Width (High, Low) | tw              | 450  |      |     | ns   |
| Read mode           | R/W and RS Setup Time     | tsu             | 60   |      |     | ns   |
| (refer to figure 2) | R/W and RS Hold Time      | th              | 20   |      |     | ns   |
|                     | Data Output Time          | $t_{D}$         | _    |      | 360 | ns   |
|                     | Data Hold Time            | t <sub>DH</sub> | 5    |      |     | ns   |

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | PAGE:2/23 |
|--------------------------------|---------|-----------|
|--------------------------------|---------|-----------|

| Mode                          | Item                          | Symbol            | Min   | Type | Max  | Unit |
|-------------------------------|-------------------------------|-------------------|-------|------|------|------|
|                               | Clock Pulse Width (High, Low) | tw                | 800   |      |      | ns   |
|                               | Clock Rise/Fall Time          | tr, tf            | _     |      | 25   | ns   |
| Interface Mode with Extension | Clock Setup Time              | tsu1              | 500   |      |      | ns   |
| Driver (refer to              | Data Setup Time               | tsu2              | 300   | _    | _    | ns   |
| figure 3)                     | Data Hold Time                | $t_{\mathrm{D}}$  | 300   | _    | _    | ns   |
|                               | M Delay Time                  | $t_{\mathrm{DH}}$ | -1000 | _    | 1000 | ns   |



Figure 1. Write Mode Timing Diagram



Figure 2. Read Mode Timing Diagram



Figure 3. Interface Mode with Extension Driver Timing Diagram

#### 5.2 Electrical Characteristics

**DC** Characteristics(VDD=4.5V to 5.5V, Ta=-30 to +85°C)

| PARAMETER                     | SYMBOL          | CONDITION    | MIN. | TYP | MAX. | UNIT |
|-------------------------------|-----------------|--------------|------|-----|------|------|
| H LEVEL INPUT VOLTAGE         | VIH             |              | 2.2  |     |      | V    |
| L LEVEL INPUT VOLTAGE         | VIL             |              |      |     | 0.6  | V    |
| H LEVEL OUTPUT VOLTAGE        | VOH             | -IOH=0.205mA | 2.4  |     |      | V    |
| L LEVEL OUTPUT VOLTAGE        | VOL             | IOL=1.2mA    |      |     | 0.4  | V    |
| POWER SUPPLY CURRENT (LOGIC)  | IDD             | VDD=5.0V     |      | 1.0 | 4    | mA   |
| RECOMMENDED                   | VDD-V0          | Ta=0°C       |      | 4.6 |      | V    |
| LCD DRIVING                   | DUTY=1/16       | Ta=25°C      |      | 4.2 |      | V    |
| VOLTAGE                       | $\Phi = 25^{0}$ | Ta=50°C      |      | 3.8 |      | V    |
| CLOCKOSCILLATION<br>FREQUENCY | FOSC            | Ta=25°C      |      | 270 |      | KHz  |

#### **6 FUNCTION DESCRIPTION**

## 6.1 System Interface

This chip has all two kinds of interface type with MPU: 4-bit bus and 8-bit bus is selected by DL bit in the instruction register. During read or write operation, two 8-bit registers are used. One is data register (DR), the other is instruction register (IR). The data register (DR) is used as temporary data storage place for being written into or read from DDRAM/CGRAM. The target RAM is selected by RAM address setting instruction. Each internal operation, reading from or writing into RAM, is done automatically. So to speak, after MPU reads DR data, the data in the next DDRAM/CGRAM address is transferred into DR automatically. Also after MPU writes data to DR, the data in DR is transferred into DDRAM/CGRAM automatically. The instruction register(IR) is used only to store instruction code transferred from MPU. MPU cannot use it to read instruction data. To select register, use RS input pin in 4-bit /8-bit bus mode.

Table 1. Various Kinds of Operations according to RS and R/W Bits

| RS | R/W | Operation                                                         |
|----|-----|-------------------------------------------------------------------|
| L  | L   | Instruction Write operation (MPU writes instruction code into IR) |
| L  | Н   | Read Busy flag (DB7) and address counter (DB0~DB6)                |
| Н  | L   | Data Write operation (MPU writes data into DR)                    |
| Н  | Н   | Data Read operation (MPU reads data from DR)                      |

#### 6.2 Busy Flag (BF)

When BF=High, it indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted. BF can be read, when RS=Low and R/W=High (Read instruction Operation), through DB7 port. Befroe executing the next instruction, be sure that BF is not High..

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | PAGE:2/23 |
|--------------------------------|---------|-----------|
|--------------------------------|---------|-----------|

#### 6.3 Address Counter (AC)

Address Counter(AC) stores DDRAM/CGRAM address, transferred from IR. After writing into (reading from) DDRAM/CGRAM, AC is automatically increased (decreased) by 1. When RS=Low and R/W=High, AC can be read through DB0 – DB6 ports.

## 6.4 Display Data RAM (DDRAM)

DDRAM stores display data of maximum 80 x 8 bits (80 characters). DDRAM address is set in the address counter (AC) as a hexadecimal number. (refer to Fig-4)



Figure 4. DDRAM Address

# 1) 1-line Display

In the case of a 1-line display, the address range of DDRAM is 00H-04H. An Extension driver will be used. Figure 5 shows the example when a 40-segment extension driver is added.

Figure 5. 1-line x 24ch. Display with 40 SEG. Extension Driver



#### 2) 2-line Display

In the case of a 2-line display, the address range of DDRAM is 00H-27H and 40H-67H.An Extension driver will be used. Figure 6 shows the example a 40-segment extension Driver is added.

Figure 6. 2-line x 24ch. Display with 40 SEG. Extension Driver

|      |    |    |      |     |    |    |       |                                     |     |         |          |         |        |         |       |         |         | isplay po | sition  |        |     |    |     |
|------|----|----|------|-----|----|----|-------|-------------------------------------|-----|---------|----------|---------|--------|---------|-------|---------|---------|-----------|---------|--------|-----|----|-----|
| 1    | 2  | 3  | 4    | 5   | 6  | 7  | 8     | 9                                   | 10  | 11      | 12       | 13      | 14     | 15      | 16    | _17     | 18      | 19        | 20      | 21     | 22  | 23 | 24  |
| 00   | 01 | 02 | 03   | 04  | 05 | 06 | 07    | 08                                  | 09  | 0A      | 0B       | 0C      | 0D     | 0E      | 0F    | 10      | 11      | 12        | 13      | 14     | 15  | 16 | 17  |
|      |    |    |      |     |    |    |       |                                     |     |         |          | 1       | DRAM A | Address |       |         |         |           |         |        |     |    |     |
| 40   | 41 | 42 | 43   | 44  | 45 | 46 | 47    | 48                                  | 49  | 4A      | 4B       | 4C      | 4D     | 4E      | 4F    | 50      | 51      | 52        | 53      | 54     | 55  | 56 | 57  |
| SEG1 |    |    | KS00 | 166 |    | 5  | SEG40 | SEG                                 | . E | xtensio | n drive  | r(40 se | g)     |         | SEG40 | SEC     | 1       | Extensi   | on driv | er(40) | )   |    | SEG |
| 1    | 2  | 3  | 4    | 5   | 6  | 7  | 8     | 9                                   | 10  | 11      | 12       | 13      | 14     | 15      | 16    | _17     | 18      | 19        | 20      | 21     | 22  | 23 | 24  |
| 01   | 02 | 03 | 04   | 05  | 06 | 07 | 08    | 09                                  | 0A  | 0B      | 0C       | 0D      | 0E     | 0F      | 10    | 11      | 12      | 13        | 14      | 15     | 16  | 17 | 18  |
|      |    |    |      |     |    |    |       |                                     | ,   |         |          |         | ,      |         |       |         | Ι       | DRAM A    | Address |        |     |    |     |
| 41   | 42 | 43 | 44   | 45  | 46 | 47 | 48    | 49                                  | 4A  | 4B      | 4C       | 4D      | 4E     | 4F      | 50    | 51      | 52      | 53        | 54      | 55     | 56  | 57 | 58  |
| SEG1 |    |    | KS00 | 66  |    | 5  | SEG40 | SEG1 Extension driver(40 seg) SEG40 |     |         |          |         |        | SEC     | 1     | Extensi | on driv | er(40)    | )       |        | SEG |    |     |
|      |    |    |      |     |    |    |       |                                     |     | (Afte   | er Shift | Left)   |        |         |       |         |         |           |         |        |     |    |     |
| 1    | 2  | 3  | 4    | 5   | 6  | 7  | 8     | 9                                   | 10  | 11      | 12       | 13      | 14     | 15      | 16    | _17     | 18      | 19        | 20      | 21     | 22  | 23 | 24  |
| 27   | 00 | 01 | 02   | 03  | 04 | 05 | 06    | 07                                  | 08  | 09      | 0A       | 0B      | 0C     | 0D      | 0E    | OI      | 10      | 11        | 12      | 13     | 14  | 15 | 16  |
|      |    |    |      |     |    |    |       |                                     |     |         |          |         |        |         |       |         | Γ       | DRAM A    | Address |        |     |    |     |
| 67   | 40 | 41 | 42   | 43  | 44 | 45 | 46    | 47                                  | 48  | 49      | 4A       | 4B      | 4C     | 4D      | 4E    | 41      | 50      | 51        | 52      | 53     | 54  | 55 | 56  |
| SEG1 |    |    | KS00 | 166 |    | 5  | SEG40 | SEG                                 | E   | xtensio | n drive  | r(40 se | g)     |         | SEG40 | SEC     | 1       | Extensi   | on driv | er(40) | )   |    | SEC |
|      |    |    |      |     |    |    |       |                                     |     | (Afte   | r Shift  | Right)  |        |         |       |         |         |           |         |        |     |    |     |
|      |    |    |      |     |    |    |       |                                     |     |         |          |         |        |         |       |         |         |           |         |        |     |    |     |

# 6.5 Character generator ROM (CG ROM)

# The relationship between character codes and Character Patterns

|      | LLLL             | LLHL                                 | LLHH                                    | LHLL                                  | LHLH                                              | LHHL                                                                                                            | LHHH                                      | HLLL | HLLH | HLHL                                  | HLHH                                                    | HHLL                                                                                  | HHLH              | HHHL                            | нннн                                  |
|------|------------------|--------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|------|---------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|---------------------------------|---------------------------------------|
| LLLL | CG<br>RAM<br>(1) |                                      |                                         |                                       |                                                   | *.                                                                                                              |                                           |      |      |                                       | 8888                                                    | 6 6 6 7 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8                                               | 202<br>202<br>202 |                                 |                                       |
| LLLH | (2)              |                                      | 80<br>9<br>9<br>9<br>9<br>9<br>8        |                                       |                                                   | 225<br>2002<br>2002                                                                                             | 20 0<br>20 0<br>20 0<br>20 0<br>20 0      |      |      |                                       |                                                         | 0000                                                                                  |                   | 000<br>000<br>000<br>000<br>000 |                                       |
| LLHL | (3)              |                                      | 5 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |                                       |                                                   | 5<br>5<br>5<br>6<br>6<br>6<br>7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8 | <b>!-"-</b>                               |      |      | 02 23 52<br>52<br>53<br>54<br>54      |                                                         |                                                                                       | $\aleph'$         |                                 |                                       |
| LLHH | (4)              |                                      |                                         |                                       | 2 2 2 2<br>2 2 2 2<br>2 2 2 2<br>2 2 2 2          | 220<br>2<br>2<br>2<br>2<br>2                                                                                    |                                           |      |      |                                       |                                                         | 8 8 8<br>8 8 9 9 9<br>8<br>8                                                          |                   |                                 | ***                                   |
| LHLL | (5)              |                                      |                                         |                                       | 2 2 2 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2        | 22 2                                                                                                            | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>3<br>3 |      |      | Ŋ,                                    | 55000<br>2<br>2<br>2<br>2<br>2<br>3<br>3<br>3<br>3<br>3 |                                                                                       |                   |                                 |                                       |
| LHLH | (6)              |                                      | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2   | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |                                                   | 222<br>2222<br>2222<br>2                                                                                        | 2 2 2 2                                   |      |      | 22                                    | 858 28<br>8 8<br>8 8                                    |                                                                                       |                   |                                 |                                       |
| LHHL | (7)              |                                      |                                         |                                       | 1,.                                               | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2                                                                           | W                                         |      |      |                                       | 8 5 6 6 6<br>8 5 6 6<br>8 5 6<br>8 5 6<br>8 5 8<br>8 8  | 5525                                                                                  |                   |                                 | 5                                     |
| LHHH | (8)              |                                      |                                         | 900                                   |                                                   | 2222<br>2 2<br>2 2 2<br>2 2 2<br>2 2 2                                                                          | W                                         |      |      | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | 8 8 8 9 9<br>8 8 8 9 9<br>8 8 9 9<br>8 9                |                                                                                       |                   |                                 |                                       |
| HLLL | (1)              | ť.                                   |                                         | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |                                                   |                                                                                                                 | ×                                         |      |      | .:                                    |                                                         |                                                                                       |                   |                                 |                                       |
| HLLH | (2)              | Ż                                    | 0000                                    | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | 4                                                 | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                                                            | 8 8<br>8 8<br>8 8<br>9 8 8                |      |      |                                       | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5                   |                                                                                       |                   |                                 |                                       |
| HLHL | (3)              | **                                   | ::                                      |                                       | 2000 E                                            | 9<br>9<br>9<br>9<br>9<br>9<br>9                                                                                 | 80000<br>8<br>8<br>8<br>8<br>8<br>8<br>8  |      |      | 8 2 2 2 2<br>2<br>2<br>2 2 2 2 2      |                                                         |                                                                                       |                   |                                 |                                       |
| HLHH | (4)              | 2<br>2<br>2<br>2<br>3<br>3<br>3<br>3 | **                                      | k.                                    | 2 2 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 2<br>2 3 |                                                                                                                 | 2                                         |      |      | 000 00<br>000 00<br>000 00            |                                                         |                                                                                       |                   | ×                               | 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 |
| HHLL | (5)              | -                                    | V                                       | 20000                                 | 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4             | 2 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                                                          | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2   |      |      | 25444<br>2 4<br>2 4                   | ***                                                     |                                                                                       |                   | 4.                              |                                       |
| HHLH | (6)              |                                      | 0 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |                                       |                                                   | 22 2<br>2 2 2<br>2 2 2<br>2 2 2<br>3 2 2                                                                        |                                           |      |      | 6 2 2<br>2<br>2<br>2 5 4 5 5          | 88888                                                   | 4                                                                                     |                   |                                 |                                       |
| HHHL | (7)              |                                      | $\geq$                                  |                                       | "                                                 | 1"                                                                                                              | 00000                                     |      |      |                                       |                                                         | 00000<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | **                |                                 |                                       |
| НННН | (8)              |                                      | 200                                     |                                       | 5555                                              | 000<br>0 0<br>0 0<br>0 0                                                                                        | -                                         |      |      | 9 9 9                                 |                                                         |                                                                                       |                   |                                 |                                       |

## **6.6 CGROM (Character Generator ROM)**

CGROM has a 5 x 8 dots 204 characters pattern and a 5 x 10 dots 32 characters pattern. CGROM has 204 character patterns of 5 x 8 dots, and 32 character patterns of 5 x 11 dots.

# **6.7 CGRAM (Character Generator RAM)**

CGRAM has up to 5 x 8 dot, 8 characters. By writing font data to CGRAM, user defined characters can be used (Refer to table 1).

Table 1. Relationship Between Character Code (DDRAM) and Character Pattern (CGROM)

| Character Code (DDRAM data |     |     |    |    |     | ata) | (   | CGR | AM  | Ad  | dres | S   |     |     | CG | RA  | ΜI | Data | ,   |    | Pattern |        |
|----------------------------|-----|-----|----|----|-----|------|-----|-----|-----|-----|------|-----|-----|-----|----|-----|----|------|-----|----|---------|--------|
| D 7                        | D 6 | D 5 | D4 | D3 | D 2 | D 1  | D 0 | A 5 | A 4 | A 3 | A 2  | A 1 | A 0 | P 7 | P6 | P 5 | P4 | Р3   | P 2 | P1 | P0      | number |
| 0                          | 0   | 0   | 0  | х  | 0   | 0    | 0   | 0   | 0   | 0   | 0    | 0   | 0   | х   | x  | x   | 0  | 1    | 1   | 1  | 0       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 0    | 0   | 1   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 0    | 1   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 0    | 1   | 1   |     |    |     | 1  | 1    | 1   | 1  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 0   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 0   | 1   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 1   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 1   | 1   |     |    |     | 0  | 0    | 0   | 0  | 0       |        |
|                            |     |     |    |    |     |      |     |     |     |     | ,    |     |     |     |    |     |    |      |     |    |         | •      |
|                            |     |     |    |    |     |      |     |     |     |     |      |     |     |     |    |     |    |      |     |    |         |        |
|                            |     |     |    |    | -   |      |     | 0   |     | 0   |      |     | 0   |     |    |     | 1  |      | -   |    | 1       |        |
| 0                          | 0   | 0   | 0  | X  | 1   | 1    | 1   | 0   | 0   | 0   | 0    | 0   | 0   | Х   | X  | X   | 1  | 0    | 0   | 0  | 1<br>1  |        |
|                            |     |     |    |    |     |      |     |     |     |     | 0    | 1   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 0    | 1   | 1   |     |    |     | 1  | 1    | 1   | 1  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 0   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 0   | 1   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 1   | 0   |     |    |     | 1  | 0    | 0   | 0  | 1       |        |
|                            |     |     |    |    |     |      |     |     |     |     | 1    | 1   | 1   |     |    |     | 0  | 0    | 0   | 0  | 0       |        |

<sup>&</sup>quot;x" Don't care

## **6.8 Timing Generation Circuit**

Timing generation circuit generates clock signals for the insternal operations.

## **6.9 LCD Driver Circuit**

LCD Driver circuit has 16 common and 40 segment signals for LCD driving. Data from CGRAM/CGROM is transferred to 40 bit segment latch serially, and then it is stored to 40 bit shift latch. When each common is selected by 16 bit common register, segment data also output through segment driver from 40 bit segment latch, In case of 1-line display mnode, COM1-COM8 have 1/8

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | PAGE:12/23 |
|--------------------------------|---------|------------|
|                                |         |            |

duty or COM1-COM11 have 1/11 duty, and in 2-line mode, COM1 – COM16 have 1/16 duty ratio.

## 6.10 Cursor/Blink Control Circuit

It controls cursor/blink ON/OFF at cursor position.

#### 7 INSTRUCTION DESCRIPTION

#### 7.1 Outline

To overcome the speed difference between internal clock of KS0066 and MPU clock, KS0066 performs internal operation by storing control information to IR or DR. The internal operation is determined according to the signal from MPU, composed of read/write and data bus. (refer to Table 3) Instruction can be divided largely four kinds.

- 1) KS0066 function set instructions (set display methods, set data length, etc.)
- 2) Address set instructions to internal RAM.
- 3) Data transfer instructions with internal RAM.
- 4) Others.

The address of internal RAM is automatically increased or decreased by 1.

NOTE: During internal operation, Busy Flag (DB7) is read "High". Busy Flag check must precede the next instruction. When an MPU program with checking the Busy Flag (DB7) is made, it must be necessary 1/2 fosc for executing the next instruction by the falling edge of the 'E' signal after the Busy Flag (DB7) goes to "Low".

## **Contents**

# 1) Clear Display

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter). Return cursor to the original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1").

#### 2) Return Home

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |     |

eturn Home is cursor return home instruction. Set DDRAM address to "00H" in the address cousor. Return cursor to its original site and return display to its original status, if shifted. Contents of DDRAM does not change

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | <b>PAGE:13/23</b> |
|--------------------------------|---------|-------------------|
|--------------------------------|---------|-------------------|

# 3) Entry Mode Set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH  |

Set the moving direction of cursor and display.

## I/D: Increment / decrement of DDRAM address (cursor or blink)

When I/D = "High", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D = "Low", cursor/blink moves to left and DDRAM address is decreased by 1.

\* CGRAM operates the same as DDRAM, when reading from or write to CGRAM.

# **SH: Shift of Entire Display**

When DDRAM read (CGRAM read/write) operation or SH = "Low", shirt of entire display is not performed. If SH= "High" and DDRAM write operation, shift of entire display is performed according to I/D value (I/D= "1": shift left, I/D="0": shift right)

# 4) Display ON/OFF Control

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   |

Control display/cursor/blink ON/OFF 1 bit register.

## D: Display ON/OFF Control Bit

When D= "High", entire display is turned on.

When D= "Low", display is turned off, but display data is remained in DDRAM.

## C: Cursor ON/OFF Control Bit

When C= "High", cursor is turned on.

When C= "Low", cursor is disappeared in current display, but I/D register remains its data.

# **B:** Cursor Blink ON/OFF Control Bit

When B= "High", cursor blink is on, that performs alternate between all the high data and display character at the cursor position. When B= "Low", blink is off.

# 5) Display ON/OFF Control

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L |     |     |

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | <b>PAGE:14/23</b> |
|--------------------------------|---------|-------------------|
|--------------------------------|---------|-------------------|

Shifting of right/left cursor position or display without writing or reading of display data. This instruction is used to correct or search display data (Refer to table 2). During 2-line mode display, cursor moves to the 2nd line after the 40th digit of the 1st line. Note that display shift is performed simultaneously in all the lines. When displayed data is shifted repeatedly, each line is shifted individually. When display shift is performed, the contents of the address counter are not changed.

Table 2. Shift Patterns According to S/C and R/L Bits

| S/C | R/L | Operation                                                                 |
|-----|-----|---------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, AC is decreased by 1                            |
| 0   | 1   | Shift cursor to the right, AC is increased by 1                           |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display |

# 6) Function Set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 1   | DL  | N   | F   |     |     |

# DL: Interface Data Length Control Bit

When DL= "High", it means 8-bit bus mode with MPU.

When DL= "Low", it means 4-bit bus mode with MPU. So to speak, DL is a signal to select 8-bit or 4-bit bus mode.

When 4-bit bus mode, it needs to transfer 4-bit data by two times.

## N: Display line number control bit

When N= "Low", it means 1-line display mode.

When N= "High", 2-line display mode is set.

## F: Display Font Type Control Bit

When F= "Low", 5 x 7 dots format display mode.

When F= "High", 5 x 10 dots format display mode.

# 7) Set CGRAM Address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM address to AC. This instruction makes CGRAM data available from MPU.

#### 8) Set DDRAM Address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM address to AC. This instruction makes DDRAM data available from MPU. When 1-line display mode (N=0), DDRAM address is from "00H" to "4FH". In 2-line display mode (N=1), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H".

# 9) Read Busy Flag & Address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

This instruction shows whether KS0066 is in internal operation or not. If the resultant BF is High, it means the internal operation is in progress and you have to wait until BF to be Low, and then the next instruction can be performed. In this instruction you can read also the value of address counter.

#### 10) Write Data to RAM

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Write binary 8-bit data to DDRAM/CGRAM. The selection of RAM from DDRAM, CGRAM, is set by the previous address set instruction: DDRAM address set. RAM set instruction can also determine the AC direction to RAM. After write operation, the address is automatically increased/decreased by 1, according to the entry mode.

#### 11) Read Data from RAM

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Read binary 8-bit data from DDRAM/CGRAM. The selection of RAM is set by the previous address set instruction. If the address set instruction of RAM is not performed before this instruction, the data that read first is invalid, because the direction of AC is not determined. If you read RAM data several times without RAM address set instruction before read operation, you can get correct RAM data from the second, but the first data would be incorrect, because there is no time margin to

MULTI-INNO TECHNOLOGY CO., LTD

MI1602M

PAGE:16/23

transfer RAM data. In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction; it also transfer RAM data to output data register. After read operation, address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

**NOTE**: In case of RAM write operation, after this AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but you can read only the previous data by read instruction.

**Table 3. Instruction Table** 

| Instruction                      |    | Instruction Code  RS   R/W   DB7   DB6   DB5   DB4   DB3   DB2   DB1   DB0 |     |     |     |     |     |     |     | Description instruction code | Execution<br>time<br>(fosc=270kHz)                                                                                              |        |
|----------------------------------|----|----------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|
|                                  | RS | R/W                                                                        | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0                          |                                                                                                                                 |        |
| Clear display                    | 0  | 0                                                                          | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1                            | Write "20H" to DDRAM, and set DDRAM address to "00H" from AC.                                                                   | 1.53ms |
| Return home                      | 0  | 0                                                                          | 0   | 0   | 0   | 0   | 0   | 0   | 1   | X                            | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted                                        | 1.53ms |
| Entry mode set                   | 0  | 0                                                                          | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH                           | Assign cursor moving direction and make shift of entire display                                                                 | 39us   |
| Display<br>ON/OFF<br>control     | 0  | 0                                                                          | 0   | 0   | 0   | 0   | 1   | D   | С   | В                            | Set display (D), cursor(C), and blinking of cursor (B) on/off control bit.                                                      | 39us   |
| Cursor or display shift          | 0  | 0                                                                          | 0   | 0   | 0   | 1   | S/C | R/L | X   | X                            | Set cursor moving and display shift control bit, and the direction, without changing DDRAM data.                                | 39us   |
| Function set                     | 0  | 0                                                                          | 0   | 0   | 1   | DL  | N   | F   | X   | X                            | Set interface data length (DL: 4-bit/8-bit), numbers of display line (N: 1-line/2-line), display font type (F:5x8dots/5x11dots) | 39us   |
| Set CGRAM address                | 0  | 0                                                                          | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0                          | Set CGRAM address in address counter.                                                                                           | 39us   |
| Set DDRAM address                | 0  | 0                                                                          | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0                          | Set DDRAM address in address counter.                                                                                           | 39us   |
| Read busy<br>flag and<br>address | 0  | 1                                                                          | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0                          | Whether during internal operation or not can be known by reading BF. The contents of address counter can also be read.          | 0us    |
| Write data to RAM                | 1  | 0                                                                          | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0                           | Write data into internal RAM (DDRAM/CGRAM).                                                                                     | 43us   |
| Read data<br>from RAM            | 1  | 1                                                                          | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0                           | Read data from internal RAM (DDRAM/CGRAM).                                                                                      | 43us   |

NOTE: When an MPU program with checking the Busy Flag (DB7) is made, it must be necessary 1/2 fosc is necessary for executing the next instruction by the falling edge of the 'E' signal after the Busy Flag (DB7) goes to "Low".

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | <b>PAGE:17/23</b> |
|--------------------------------|---------|-------------------|
|--------------------------------|---------|-------------------|

## 7.2 INITIALIZING BY INSTRUCTION

If the internal reset circuit doesn't operate correctly, initialization by instruction is required. Use the following procedure for initialization.

# 1) 8-bit Interface Mode(Condition: fosc=270kHz)



Condition: fosc=270kHz

| NT. | 0 | 1-line mode |
|-----|---|-------------|
| N   | 1 | 2-line mode |

| П | 0 | 5X7 dots  |
|---|---|-----------|
| F | 1 | 5X10 dots |

| Ъ | 0 | Display off |
|---|---|-------------|
| D | 1 | Display on  |

|   | 0 | Cursor off |
|---|---|------------|
| C | 1 | Cursor on  |

| _ | 0 | Blink off |
|---|---|-----------|
| В | 1 | Blink on  |

| I/D | 0 | Decrement mode |
|-----|---|----------------|
|     | 1 | Increment mode |

| SH | 0 | Entire shift off |
|----|---|------------------|
|    | 1 | Entire shift on  |

# 2) 4-bit Interface Mode(Condition: fosc=270kHz)



Condition: fosc=270kHz

| DL | 0 | 4-bit mode |
|----|---|------------|
|    | 1 | 8-bit mode |

| N | 0 | 1-line mode |
|---|---|-------------|
| N | 1 | 2-line mode |

| _ | 0 | 5X7 dots  |
|---|---|-----------|
| F | 1 | 5X10 dots |

| D | 0 | Display off |
|---|---|-------------|
| D | 1 | Display on  |

| 0 | 0 | Cursor off |
|---|---|------------|
| C | 1 | Cursor on  |

| ъ | 0 | Blink off |
|---|---|-----------|
| В | 1 | Blink on  |

| I/D  | 0 | Decrement mode |
|------|---|----------------|
| 1/12 | 1 | Increment mode |

| СН  | 0 | Entire shift off |
|-----|---|------------------|
| 511 | 1 | Entire shift on  |

# 8 QUALITY AND RELIABILITY

#### 8.1 Test condition

Test should be conducted under the following conditions:

Ambient temperature: 25  $\pm$  5 °C

Humidity:  $60 \pm 20\% \text{ RH}$ 

## 8.2 Sampling plan

Sampling method shall be in accordance with DW1602M, inspection level II, normal inspection, and single sampling plan tables for normal tightened, and reduced inspection.

# 8.3 Acceptable quality level

A major defect is a defect that could result in failure or materially reduce that the usability of the unit of product for its intended purpose.

A minor defect is one that does not materially reduce the usability of the unit of product for its intended purpose or is a departure from established standards having no significant bearing on the effective use or operation of the unit.

# 8.4 Appearance

Appearance test is to be conducted by human eyes at approximately 30cm distance from LCD module under the single fluorescent light.

The inspection area of LCD panel shall be within the range. Of following limits.



# 8.5 Inspection quality criteria

| ITME                    | DESCRIPTION                                                                  | Class of                      | Acceptable |       |     |  |  |
|-------------------------|------------------------------------------------------------------------------|-------------------------------|------------|-------|-----|--|--|
| TIVIE                   | DESCRIPTION                                                                  | defects                       | level (%)  |       |     |  |  |
| FUNCTION                | Short circuit or Pattern cut                                                 | Short circuit or Pattern cut  |            |       |     |  |  |
| DIMENSION               | Refer to individual acceptant                                                | nce specifica                 | ation      | Major | 2.5 |  |  |
|                         | Ave. Dia. D                                                                  | area A                        | area B     |       |     |  |  |
|                         | D≤0.2                                                                        | Dis                           | sregard    |       |     |  |  |
| BLACK SPOTS             | 0.2 <d≤0.3< td=""><td>2</td><td>3</td><td>Minor</td><td>2.5</td></d≤0.3<>    | 2                             | 3          | Minor | 2.5 |  |  |
|                         | 0.3 <d≤0.4< td=""><td>0</td><td>1</td><td></td><td></td></d≤0.4<>            | 0                             | 1          |       |     |  |  |
|                         | 0.4 <d< td=""><td>0</td><td>0</td><td></td><td></td></d<>                    | 0                             | 0          |       |     |  |  |
|                         | Width W, Length L                                                            | A                             | В          |       |     |  |  |
|                         | W≤0.03                                                                       | dis                           | regard     |       |     |  |  |
| BLACK LINES             | 0.03 <w≤0.05< td=""><td>3</td><td>4</td><td>Minor</td><td>2.5</td></w≤0.05<> | 3                             | 4          | Minor | 2.5 |  |  |
|                         | 0.05 <w≤0.07, l≤3.0<="" td=""><td></td><td colspan="2"></td></w≤0.07,>       |                               |            |       |     |  |  |
| BUBBLES IN<br>POLARIZER | Average diameter D<br>0.2 < D < 0.5mm for N = 0.5 < D < 0.7mm for N=1        | 0.2 < D < 0.5mm for $N = 4$   |            |       |     |  |  |
| COLOR<br>UNIFORMITY     | Rainbow color or Newton                                                      | Rainbow color or Newton ring. |            |       |     |  |  |
| GLASS<br>SCRATCHES      | Obvious visible damage.                                                      | Minor                         | 2.5        |       |     |  |  |
| VIEWING ANGLE           | Refer to individual accept                                                   | Minor                         | 2.5        |       |     |  |  |
| CONTRAST RATIO          | Refer to individual accept                                                   | ance specific                 | cation     | Minor | 2.5 |  |  |
| RESPONSE TIME           | Refer to individual accept                                                   | ance specifi                  | cation     | Minor | 2.5 |  |  |

# 8.6 Reliability

The LCD module should have no failure in the following reliability test.

| TEST ITEM                  | TEST CONDITIONS                                                                        | NOTE |
|----------------------------|----------------------------------------------------------------------------------------|------|
| HIGH TEMPERATURE STORAGE   | 80°C, 200hr.                                                                           | Note |
| LOW TEMPERATURE STORAGE    | -30°C, 200hr                                                                           | Note |
| HUMIDITY STORAGE           | 60°C, 90%RH, 96hr.                                                                     | Note |
| HIGH TEMPERATURE OPERATION | 70°C, typical operating conditions, 200hr.                                             | Note |
| LOW TEMPERATURE OPERATION  | -20°C, typical operating conditions, 200hr.                                            | Note |
| TEMPERATURE CYCLING        | -30 °C ~80 °C<br>10min, between each step temp.<br>50min, at each step temp. 5 cycles. | Note |
| MECHANICAL VIBRATION       | 10 ~ 100 Hz sweep, 4G, amp1 = 10mm(max)<br>XYZ for 60min, each.                        | Note |
| MECHANICAL SHOCK           | 10 ~ 55Hz, 50G.<br>XYZ for 1 time, each.                                               | Note |

NOTE 1: The module should not have condensation of water on the module.

NOTE 2: The module shelled be inspected after 1 hour storage in normal conditions (15 $\sim$ 35 $^{\circ}$ C, 45 $\sim$ 65 $^{\circ}$ RH).

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | PAGE:21/23 |
|--------------------------------|---------|------------|
|--------------------------------|---------|------------|

# 9 OUTLINE DIMENSION



Unmarked Tolerance: ±0.5mm

# **Display Data Address**

| Character | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Line 1    | 80 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 8A | 8B | 8C | 8D | 8E | 8F |
| Line 2    | C0 | C1 | C2 | С3 | C4 | C5 | C6 | C7 | C8 | C9 | CA | СВ | CC | CD | CE | CF |

## **NOTES:**

- 1. DISPLAY TYPE: STN/Y-G MODE, TRANSFLECTIVE/POSITIVE.
- 2. DRIVE: KS0066U
- 3. VIEWING DIRECTION: 6 O'CLOCK.
- 4. PIN CONNECTION:

| 1   | 2   | 3  | 4  | 5   | 6 | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | A    | K    |
|-----|-----|----|----|-----|---|-----|-----|-----|-----|-----|-----|-----|-----|------|------|
| VSS | VDD | VO | RS | R/W | Е | DB0 | DB1 | DB2 | DB3 | DB4 | DB5 | DB6 | DB7 | VLED | VLSS |

- 5. OPERATING TEMP: -20~70℃.
- 6. STORAGE TEMP: -30°C~80°C.

| MULTI-INNO TECHNOLOGY CO., LTD | MI1602M | PAGE:22/23 |
|--------------------------------|---------|------------|
|--------------------------------|---------|------------|

# 10. OPERATING OPTION

# 10.1 Input signal Function

| No.    | Symbol  | Function                         | Note |
|--------|---------|----------------------------------|------|
| 1      | VSS     | Ground (0V)                      |      |
| 2      | VDD     | Power Suply for Logic Circuit    |      |
| 3      | VO      | Power Supply for Driving the LCD |      |
| 4      | RS      | Data/Instruction select          |      |
| 5      | R/W     | Read/Write select                |      |
| 6      | Е       | Enable signal                    |      |
| 7~14   | DB0~DB7 | Data Bus Line                    |      |
| A      | VLED    | Led Backlight(+)                 | 4.1V |
| K VLSS |         | Led Backlight(-)                 | 0V   |

# 10.2 Block diagram

